

# **MCHS**TREAMER

Multi-channel multi-protocol USB audio Interface

## **User Manual**

**TOSLINK** 

S/PDIF

**12S** 

**DSD** 

**ADAT** 

**TDM** 

**PDM** 







### **Revision history**

| Revision | Description                                           | Date             |
|----------|-------------------------------------------------------|------------------|
| 1.0      | First public release                                  | 8 March 2019     |
| 1.0a     | Added 3 <sup>rd</sup> party logos                     | 2 July 2019      |
| 1.1      | Updated TDM timing diagram                            | 30 November 2019 |
| 1.2      | Corrections to installation paths                     | 8 December 2019  |
| 1.3      | Updated DSD pinouts, XP and Vista no longer supported | 10 December 2019 |
| 1.4      | TDM Clarifications                                    | 2 July 2020      |
| 1.5      | Updated support link                                  | 6 July 2020      |
|          |                                                       |                  |



### TABLE OF CONTENTS

| Impo       | ortant Information                        | 4  |
|------------|-------------------------------------------|----|
| 1 F        | Product Overview                          | 6  |
| 2 (        | Connectivity                              | 7  |
| 2.2        | -                                         |    |
| 2.2        | .2 External power                         | 7  |
| 2.3        | .3 Optical                                | 8  |
| 2.4        | .4 SPDIF                                  | 8  |
| 2.5        | .5 Logic-level I/O                        | 9  |
|            | 2.5.1 Overview                            | 9  |
|            | 2.5.2 Headers and pinouts                 | 10 |
|            | 2.5.3 I2S                                 | 11 |
|            | 2.5.4 TDM                                 | 13 |
|            | 2.5.5 PDM                                 | 15 |
|            | 2.5.6 DSD                                 | 16 |
| 3 F        | Firmware Versions                         | 17 |
| 3.í        |                                           |    |
| 3.2        |                                           |    |
| 3.3        | _ ,                                       |    |
| 3.4        | <u> </u>                                  |    |
| 3.5        | <del>-</del>                              |    |
| 3.6        | <del>-</del>                              |    |
| 3.7        |                                           |    |
| 3.8        |                                           |    |
| 3.9        | .9 DSD                                    | 25 |
| 3.2        | .10 Sample rate summary                   |    |
| 4 I        | Installation and Configuration – Windows  | 27 |
| 4.1        | •                                         |    |
| 4.2        |                                           |    |
| 4.3        |                                           |    |
| 4.4        |                                           |    |
|            | Installation and Configuration – Mac OS X |    |
|            | -                                         |    |
| 5.2<br>5.2 |                                           |    |
| 5.3        |                                           |    |
|            | ·                                         |    |
|            | Additional Information                    |    |
| 6.2        | •                                         |    |
| 6.2        | .2 Obtaining support                      | 39 |



### **IMPORTANT INFORMATION**

Please read the following information before use. In case of any questions, please contact miniDSP via the support portal at <a href="mailto:support.minidsp.com">support.minidsp.com</a>.

#### SYSTEM REQUIREMENTS - WINDOWS

- 1GHz or higher processor clock speed recommended / Intel® Pentium®/Celeron® family, or AMD K6®/AMD Athlon®/AMD Duron® family, or compatible processor recommended.
- 512 megabytes (MB) of RAM or higher recommended
- One free USB 2.0 port
- Microsoft• ® Windows® Win7/Win8/Win10

### SYSTEM REQUIREMENTS - MAC OS X

- Intel Core Duo processor or greater
- 256 megabytes (MB) of RAM or higher recommended
- One free USB 2.0 port
- OS X 10.8 (Mountain Lion) or later, macOS 10.12 (Sierra) or later

### DISCLAIMER/WARNING

miniDSP cannot be held responsible for any damage that may result from the improper use or incorrect configuration of this product. Please read this manual carefully to ensure that you fully understand how to operate and use this product, as incorrect use or use beyond the parameters and ways recommended in this manual have the potential to cause damage to your audio system.

Please also note that many of the questions we receive at the technical support department are already answered in this User Manual and in the online <u>application notes</u> on the miniDSP.com website. So please take the time to carefully read this user manual and the online technical documentation. Thank you for your understanding!

### WARRANTY TERMS

miniDSP Ltd warrants this product to be free from defects in materials and workmanship for a period of one year from the invoice date. Our warranty does not cover failure of the product due to incorrect connection or installation, improper or undocumented use, unauthorized servicing, modification or alteration of the unit in any way, or any usage outside of that recommended in this manual. If in doubt, contact miniDSP prior to use.

### **FCC CLASS B STATEMENT**

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- This device may not cause harmful interference.
- This device must accept any interference received, including interference that may cause undesired operation.



**Warning**: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

Notice: Shielded interface cable must be used in order to comply with emission limits.

**Notice**: Changes or modification not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### **CE MARK STATEMENT**

The MCHStreamer has passed the test performed according to European Standard EN 55022 Class B.

#### A NOTE ON THIS MANUAL

This User Manual is designed for reading in both print and on the computer. If printing the manual, please print double-sided. The embedded page size is 8 1-2" x 11". Printing on A4 paper will result in a slightly reduced size.

For reading on the computer, we have included hyperlinked cross-references throughout the manual. In addition, a table of contents is embedded in the PDF file. Displaying this table of contents will make navigation much easier:

- In Adobe Reader on Windows, click on the "bookmarks" icon at the left. The table of contents will appear on the left and can be unfolded at each level by clicking on the "+" icons.
- In Preview on the Mac, click on the **View** menu and select **Table of Contents**. The table of contents will appear on the left and can be unfolded at each level by clicking on the triangle icons.



### 1 PRODUCT OVERVIEW

Thank you for purchasing a miniDSP *MCHStreamer* USB audio interface. The MCHStreamer has a pair of optical ports that can be used for TOSLINK or ADAT I/O, a pair of headers for SPDIF I/O, and headers that support several logic-level I/O data formats: I2S, TDM, PDM, and DSD.

The MCHStreamer can be used in several modes by loading different firmware:

- TOSLINK optical stereo in and out, 44.1 to 192 kHz
- SPDIF stereo in and out, 44.1 to 192 kHz
- ADAT 8-channel in and out (44.1 and 48 kHz), 4-channel in and out (88.2 and 96 kHz), with automatic conversion to logic-level I2S
- I2S 8-channel in and out, 8 kHz to 384 kHz
- DSD stereo and 8-channel out at DSD64, DSD128 and DSD256
- TDM input and output up to 96 kHz, up to 24 channels
- PDM 16-channel input with automatic conversion to logic-level I2S

Typical applications for the MCHStreamer include hi-fi systems and recording studios. It can be built into multichannel DACs, ADCs and digital audio interfaces, with connection to the MCHStreamer via the I2S headers.

Most firmware versions include files with two different IDs. If two MCHStreamers are to be connected to the same computer, make sure that each has firmware with a different ID.



### 2 CONNECTIVITY

### 2.1 USB

Connect as shown. The USB port provides power and computer connectivity.



### 2.2 EXTERNAL POWER

External 5V DC power can be connected to the MCHStreamer via pin 12 of J2. This pin is connected with a "diode-or" connection to the power line from the USB port. Supplying 5V DC to this pin will therefore ensure that the MCHStreamer remains powered on even when no USB device is connected. The MCHStreamer consumes no more than 120 mA from this pin, plus any additional current draw required for pin 2 of J3.

The MCHStreamer can supply external circuitry with 3.3 V from pin 2 of J3. The maximum current draw allowed on this pin is 200 mA.





### 2.3 OPTICAL

The optical ports support TOSLINK or ADAT, depending on the firmware loaded.





### 2.4 SPDIF

The SPDIF I/O is accessed with a pair of two-pin headers adjacent to the optical ports. These are normal consumer-level (0.5V) lines, so additional circuitry for level shifting is not required. Note however that these lines are not galvanically isolated.





### 2.5 LOGIC-LEVEL I/O

#### 2.5.1 Overview

In addition to the optical and SPDIF interfaces described above, the MCHStreamer provides a wealth of different data formats as logic-level signals:

- I2S, or Inter-IC Sound, is used to carry PCM digital audio between digital chips (ICs) and circuit boards. The MCHStreamer circuit board provides up to 8 channels of I2S input and 8 channels of I2S output.
- TDM, or Time domain multiplexing, is a format used by some ADC and DAC chips to carry multiple channels on a single data line. This can reduce layout complexity and/or allow a greater number of channels.
- PDM, or Pulse density modulation, is commonly used by microphone arrays to efficiently carry a large number of channels at relatively low sample rates.
- DSD, or Direct Stream Digital<sup>™</sup>, is a high-rate single-bit modulation and storage scheme that is used by some audiophile ADCs and DACs. It is used to play back DSD files.

Please note that logic-level connectivity is intended for professional engineers or **advanced** DIY users only. You will need the knowledge to understand digital clocking and wiring and have access to the equipment necessary to be able to debug any issues you may run into. (While miniDSP always tries to help its customers, it is infeasible for us to debug your circuit and wiring for you.)

Be sure to take the following precautions when designing your logic-level interface and wiring:

### **General usage notes**

- Unbuffered lines must be kept short to ensure clock and data integrity.
- If driving longer lines, buffers may be required for the clock signals (MCLK, LRCLK, and BLCK).
- Observe correct grounding and shielding, and keep analog and digital grounds separated.
- Ensure that the clock frequencies and ratios as listed on later pages are compatible with connected circuits.

#### Clock master

The MCHStreamer always operates as clock master – that is, the clock lines are always outputs. The connected circuitry must therefore use the clocks provided by the MCHStreamer.

#### 3.3V logic level

All lines use a 3.3V logic level. Ensure that connected circuits use a compatible level (1.8V, for example, will not work).



### 2.5.2 Headers and pinouts

The MCHStreamer circuit board has three 12-pin headers for logic-level I/O, as shown in Figure 1 below. Most data lines are on header J1, while J2 carries auxiliary signaling and GPIO lines reserved for future enhancement. J3 is used only for PDM format. Two cables terminated with suitable (2x6, 2mm pitch) 12-pin headers are supplied with the MCHStreamer kit version.

Table 1 lists the default pinouts. Note that these vary with the specific firmware loaded. See Section 3 for full details. All lines are 3.3V logic levels. Connected circuits must use a compatible logic level.



Figure 1. MCHStreamer board layout

| T 11 4    |         |          | 10    | c        | _ | C 1          |
|-----------|---------|----------|-------|----------|---|--------------|
| I anie 1  | Samnle  | ninalite | 100   | \oction  | ~ | for details) |
| I UDIC 1. | Julible | DIIIUULS | DEE . | JECLIUII | J | ioi aetalisi |

| J1 (I2S mode) |                         |  |
|---------------|-------------------------|--|
| Pin           | Description             |  |
| 1             | I2S data OUT Ch 1&2     |  |
| 2             | I2S data IN Ch 1&2      |  |
| 3             | I2S data OUT Ch 3&4     |  |
| 4             | I2S data IN Ch 3&4      |  |
| 5             | I2S data OUT Ch 5&6     |  |
| 6             | I2S data IN Ch 5&6      |  |
| 7             | I2S data OUT Ch 7&8     |  |
| 8             | I2S data IN Ch 7&8      |  |
| 9             | Master clock (MCLK OUT) |  |
| 10            | Bit clock out (BCLK)    |  |
| 11            | Ground (GND)            |  |
| 12            | I2S frame sync (LRCLK)  |  |

| JZ  |                    |  |
|-----|--------------------|--|
| Pin | Description        |  |
| 1   | Ground (GND)       |  |
| 2   | NC                 |  |
| 3   | Ground (GND)       |  |
| 4   | NC                 |  |
| 5   | NC                 |  |
| 6   | GPIO (future)      |  |
| 7   | GPIO (future)      |  |
| 8   | RST (negative low) |  |
| 9   | GPIO (future)      |  |
| 10  | GPIO (future)      |  |
| 11  | Ground (GND)       |  |
| 12  | 5V external power  |  |

| J3  |             |  |
|-----|-------------|--|
| Pin | Description |  |
| 1   | GND         |  |
| 2   | 3.3V        |  |
| 3   | PDM 1-2     |  |
| 4   | PDM 3-4     |  |
| 5   | PDM 5-6     |  |
| 6   | PDM 7-8     |  |
| 7   | PDM 9-10    |  |
| 8   | PDM 11-12   |  |
| 9   | PDM 13-14   |  |
| 10  | PDM 15-16   |  |
| 11  | PDM CLK     |  |
| 12  | PDM CLK2    |  |



#### 2.5.3 I2S

#### 2.5.3.1 Clocks

I2S has three clock lines. These clocks are always **outputs**. The connected circuitry must therefore be set to run in slave mode and accept its clocks from the MCHStreamer.

MCLK The master clock for both playback and recording. This pin is always an output. Connected circuitry

can choose whether or not to use it.

**LRCLK** The frame synchronization clock, also known as the word clock. This clock is equal to the sampling

frequency (Fs) of the audio signal. This pin is always an output.

BCLK The bit clock (also known as shift clock or system clock). This is always equal to 64 x Fs. This pin is

always an output.

Table 2 summarizes the relation between the clocks. Be sure to double-check that connected circuitry will accept the clocks at the frequencies and ratios listed.

Table 2. I2S clocks

| Sample rate (LRCLK) | Master clock (MCLK) | Bit clock (BCLK) | MCLK/LRCLK | BCLK/LRCLK |
|---------------------|---------------------|------------------|------------|------------|
| 8 kHz               | 24.576 MHz          | 512 kHz          | 3072       | 64         |
| 11.025 kHz          | 22.5792 MHz         | 705.6 kHz        | 2048       | 64         |
| 12 kHz              | 24.576 MHz          | 768 kHz          | 2048       | 64         |
| 16 kHz              | 24.576 MHz          | 1024 kHz         | 1536       | 64         |
| 32 kHz              | 24.576 MHz          | 2.048 MHz        | 768        | 64         |
| 44.1 kHz            | 22.5792 MHz         | 2.822 MHz        | 512        | 64         |
| 48 kHz              | 24.576 MHz          | 3.072 MHz        | 512        | 64         |
| 88.2 kHz            | 22.5792 MHz         | 5.6448 MHz       | 256        | 64         |
| 96 kHz              | 24.576 MHz          | 6.144 MHz        | 256        | 64         |
| 176.4 kHz           | 22.5792 MHz         | 11.2896 MHz      | 128        | 64         |
| 192 kHz             | 24.576 MHz          | 12.288 MHz       | 128        | 64         |
| 352.8 kHz           | 22.5792 MHz         | 22.5792 MHz      | 64         | 64         |
| 384 kHz             | 24.576 MHz          | 24.576 MHz       | 64         | 64         |



### 2.5.3.2 Timing

Each I2S data line carries two audio channels. The MCHStreamer uses up to four lines for input data and four lines for output data, depending on the firmware loaded. Input lines are always treated as 24-bit, while output lines can be 16-, 24- or 32-bit. The I2S data format and timing is shown in Figure 2 (only channels 1-4 shown).



Figure 2. 12S timing



#### 2.5.4 TDM

#### 2.5.4.1 Clocks

TDM has three clock lines. These clocks are always **outputs**. The connected circuitry must therefore be set to run in slave mode and accept its clocks from the MCHStreamer.

**MCLK** The master clock for both playback and recording. This pin is an output only.

**FSYNC** The frame synchronization clock. This clock is equal to the sample rate and corresponds to eight 32-

bit words. This pin is an output only.

BCLK The bit clock (also known as shift clock or system clock). This is always equal to 256 x Fs. This pin is

an output only.

**BCLK (inv)** This is the inverted BLCK, which is required by some TDM hardware. This pin is an output only.

Table 3 summarizes the clocks for the supported sample rates. Be sure to double-check that connected circuitry will accept the clocks at the frequencies listed.

Note that 96kHz is only supported for the TDM8 and TDM16 firmware. TDM24 only supports 44.1/48kHz due to bandwidth limitations of the USB protocol.

Table 3. TDM clocks

| Sample rate                   | Frame Sync (FSYNC)   | Master clock (MCLK) | Bit clock (BCLK) |
|-------------------------------|----------------------|---------------------|------------------|
| 44.1 kHz 44.1 kHz (one short) |                      | 22.5792 MHz         | 11.2896 MHz      |
| 48 kHz 48 kHz (one short)     |                      | 24.576 MHz          | 12.288 MHz       |
| 88.2 kHz                      | 88.2 kHz (one short) | 22.5792 MHz         | 22.5792 MHz      |
| 96 kHz                        | 96 kHz (one short)   | 24.576 MHz          | 24.576 MHz       |



#### 2.5.4.2 Timing

Each TDM data line carries eight audio channels. The MCHStreamer uses up to three lines for input data and up to three lines for output data, depending on the firmware loaded. Input lines are always treated as 24-bit, while output lines can be 24- or 32-bit. The TDM data format and timing is shown in Figure 3.



Figure 3. TDM timing



#### 2.5.5 PDM

#### 2.5.5.1 Clocks

PDM has a single clock, which is duplicated on two output lines (PDM\_CLK and PDM\_CLK2). These clocks are always **outputs**. The connected circuitry must therefore be set to run in slave mode and accept its clocks from the MCHStreamer.

**PDM CLK/CLK2** The bit clock. Data for the left channel is taken on the falling edge and data for the right channel is taken on the rising edge.

Table 4 summarizes the clocks for the supported effective sample rates. Be sure to double-check that connected circuitry will accept the clocks at the frequencies listed.

| Sample rate | PDM_CLK    | PDM_CLK2   |
|-------------|------------|------------|
| 8 kHz       | 3.072 MHz  | 3.072 MHz  |
| 11.025 kHz  | 2.8224 MHz | 2.8224 MHz |
| 16 kHz      | 3.072 MHz  | 3.072 MHz  |
| 32 kHz      | 3.072 MHz  | 3.072 MHz  |
| 44.1 kHz    | 2.8224 MHz | 2.8224 MHz |
| 48 kHz      | 3.072 MHz  | 3.072 MHz  |

Table 4. PDM clocks

### 2.5.5.2 Timing

Each PDM input data line carries two audio channels. The left and right channels are clocked as shown in Figure 4 (only channels 1-4 shown). Input data is always presented to the computer as a 24-bit word. There are eight input data lines, for a total of 16 audio channels.



Figure 4. PDM timing



### 2.5.6 DSD

#### 2.5.6.1 Clocks

DSD has two clock lines. These clocks are always **outputs**. The connected circuitry must therefore be set to run in slave mode and accept its clocks from the MCHStreamer.

**MCLK** The master clock for both playback and recording. This pin is an output only.

BCLK The bit clock. This clock corresponds to the bit rate of the DSD signal i.e. 64 x 44100 Hz for DSD64,

and so on.

Table 5 summarizes the clocks for the supported data rates. Be sure to double-check that connected circuitry will accept the clocks at the frequencies listed.

Table 5. DSD clocks

| DSD rate | MCLK        | BCLK        |  |
|----------|-------------|-------------|--|
| DSD64    | 22.5792 MHz | 2.8224 MHz  |  |
| DSD128   | 22.5792 MHz | 5.6448 MHz  |  |
| DSD256   | 22.5792 MHz | 11.2896 MHz |  |

### 2.5.6.2 Timing

Each DSD output line carries a single channel modulated at the bit clock rate. The clock and data timing are illustrated in Figure 5 (only channels 1 and 2 shown).



Figure 5. DSD timing



### 3 FIRMWARE VERSIONS

This section provides the signal flow and pinouts for all firmware versions. See Sections 4.3 and 5.2 for information on loading firmware. The pinout tables are color-coded to aid in identifying the type of signal:



### 3.1 ALLRATE



Figure 6. AllRate firmware signal flow

The AllRate firmware supports 8 channels of input and output over I2S. All possible sample rates are supported, from 8 to 384 kHz (see page 26). The optical and SPDIF ports are not used.

Table 6. AllRate firmware pinouts

| J1 pin |            |
|--------|------------|
| 1      | Out Ch 1-2 |
| 2      | In Ch 1-2  |
| 3      | Out Ch 3-4 |
| 4      | In Ch 3-4  |
| 5      | Out Ch 5-6 |
| 6      | In Ch 5-6  |
| 7      | Out Ch 7-8 |
| 8      | In Ch 7-8  |
| 9      | MCLK       |
| 10     | BCLK       |
| 11     | GND        |
| 12     | LRCLK      |



### 3.2 TOSLINK\_ONLY



Figure 7. TOSLINK\_Only firmware signal flow

The TOSLINK\_Only firmware supports two input channels and two output channels at 44.1, 48, 88.2, 96, 176.4 and 192 kHz. The input channels are received on the optical input as TOSLINK and made available to the computer over USB. The two output channels from the computer are sent to J1 as I2S, the optical output and the SPDIF output.

By default, the MCHStreamer uses its internal clock source. If a TOSLINK input is provided, UAC2 Control Panel (Windows) or Audio MIDI Setup (Mac) can select that input as the clock source. In that case, the I2S clocks will be synthesized from that clock source.

Table 7. TOSLINK\_Only firmware pinouts

| J1 pin |            |
|--------|------------|
| 1      | Out Ch 1-2 |
| 2      | _          |
| 3      | _          |
| 4      | _          |
| 5      | _          |
| 6      | _          |
| 7      | _          |
| 8      | _          |
| 9      | MCLK       |
| 10     | BCLK       |
| 11     | GND        |
| 12     | LRCLK      |



### 3.3 SPDIF\_ONLY



Figure 8. SPDIF\_Only firmware signal flow

The SPDIF\_Only firmware supports two input channels and two output channels at 44.1, 48, 88.2, 96, 176.4 and 192 kHz. The input channels are received on the SPDIF input and made available to the computer over USB. The two output channels from the computer are sent to J1 as I2S, the optical output and the SPDIF output.

By default, the MCHStreamer uses its internal clock source. If an SPDIF input is provided, UAC2 Control Panel (Windows) or Audio MIDI Setup (Mac) can select that input as the clock source. In that case, the I2S clocks will be synthesized from the received clock.

Table 8. SPDIF Only firmware pinouts

| J1 pin |            |
|--------|------------|
| 1      | Out Ch 1-2 |
| 2      |            |
| 3      | _          |
| 4      | -          |
| 5      | _          |
| 6      | _          |
| 7      | _          |
| 8      | -          |
| 9      | MCLK       |
| 10     | BCLK       |
| 11     | GND        |
| 12     | LRCLK      |



### 3.4 I2S\_TOSLINK



Figure 9. I2S\_TOSLINK firmware pinouts

The I2S\_TOSLINK firmware supports ten input channels and ten output channels at 44.1, 48, 88.2, 96, 176.4 and 192 kHz. Input channels 1-8 are received on J1 as I2S and input channels 9-10 are received on the optical input as TOSLINK. All ten channels are made available to the computer over USB. Output channels 1-8 from the computer are send to J1 as I2S while output channels 9-10 are sent to both the optical output and the SPDIF output.

By default, the MCHStreamer uses its internal clock source. If a TOSLINK input is provided, UAC2 Control Panel (Windows) or Audio MIDI Setup (Mac) can select that input as the clock source. In that case, the I2S clocks will be synthesized from the received clock.

Table 9. I2S\_TOSLINK firmware pinouts

| J1 pin |            |
|--------|------------|
| 1      | Out Ch 1-2 |
| 2      | In Ch 1-2  |
| 3      | Out Ch 3-4 |
| 4      | In Ch 3-4  |
| 5      | Out Ch 5-6 |
| 6      | In Ch 5-6  |
| 7      | Out Ch 7-8 |
| 8      | In Ch 7-8  |
| 9      | MCLK       |
| 10     | BCLK       |
| 11     | GND        |
| 12     | LRCLK      |



### 3.5 | 12S\_SPDIF



Figure 10. I2S\_SPDIF firmware signal flow

The I2S\_SPDIF firmware supports ten input channels and ten output channels at 44.1, 48, 88.2, 96, 176.4 and 192 kHz. Input channels 1-8 are received on J1 as I2S and input channels 9-10 are received on the SPDIF input. All ten channels are made available to the computer over USB. Output channels 1-8 from the computer are send to J1 as I2S while output channels 9-10 are sent to both the optical output and the SPDIF output.

By default, the MCHStreamer uses its internal clock source. If an SPDIF input is provided, UAC2 Control Panel (Windows) or Audio MIDI Setup (Mac) can select that input as the clock source. In that case, the I2S clocks will be synthesized from the received clock.

Table 10. I2S\_SPDIF firmware pinouts

| J1 pin |            |
|--------|------------|
| 1      | Out Ch 1-2 |
| 2      | In Ch 1-2  |
| 3      | Out Ch 3-4 |
| 4      | In Ch 3-4  |
| 5      | Out Ch 5-6 |
| 6      | In Ch 5-6  |
| 7      | Out Ch 7-8 |
| 8      | In Ch 7-8  |
| 9      | MCLK       |
| 10     | BCLK       |
| 11     | GND        |
| 12     | LRCLK      |



### 3.6 ADAT



Figure 11. ADAT firmware signal flow

At 44.1 and 48 kHz, the ADAT firmware receives 8 channels on the optical input and mirrors these in I2S format on J1. The inputs are available to the computer over USB. Eight output channels from the computer are transmitted as ADAT on the optical output and as I2S on J1.

At 88.2 and 96 kHz, only 4 channels are received and transmitted. (Although the USB interface will state 8 channels, only the first four can be used.)

By default, the MCHStreamer uses its internal clock source. If an ADAT input is provided, UAC2 Control Panel (Windows) or Audio MIDI Setup (Mac) can select that input as the clock source. In that case, the I2S clocks will be synthesized from the received clock.

Table 11. ADAT firmware pinouts

| J1 pin |              |
|--------|--------------|
| 1      | ADAT Rx 1-2  |
| 2      | Out 1-2      |
| 3      | ADAT Rx 3-4  |
| 4      | Out 3-4      |
| 5      | ADAT Rx 5-6* |
| 6      | Out 5-6*     |
| 7      | ADAT Rx 7-8* |
| 8      | Out 7-8*     |
| 9      | MCLK         |
| 10     | BCLK         |
| 11     | GND          |
| 12     | LRCLK        |

<sup>\*</sup>Channels 5 to 8 are active only at 44.1 and 48 kHz.



### 3.7 TDM



Figure 12. TDM firmware signal flow

The TDM firmware supports 8, 16, or 24 input and output channels, depending on the loaded firmware. Supported sample rates are 44.1, 48, 88.1 and 96 kHz for 8 and 16 channels, and 44.1 and 48 kHz for 24 channels. See page 13 for waveforms and clock timing. Each active data line on J1 carries 8 channels.

Note that the inverted BLCK, if required, is on J3, not on J1.

J3 pin

11

Note that 96kHz is only supported for the TDM8 and TDM16 firmware. TDM24 only supports 44.1/48kHz due to bandwidth limitations of the USB protocol.

TDM24 J1 pin TDM8 **TDM16** (44.1/48k) 1 Out Ch 1-8 Out Ch 1-8 Out Ch 1-8 2 In Ch 1-8 In Ch 1-8 In Ch 1-8 3 Out Ch 9-16 Out Ch 9-16 4 In Ch 9-16 In Ch 9-16 5 Out Ch 17-24 6 In Ch 17-24 7 8 9 **MCLK MCLK MCLK** 10 **BCLK BCLK BCLK** 11 **GND** GND GND 12 **FSYNC FSYNC FSYNC** 

**TDM16** 

BCLK (inv)

**TDM24** 

BCLK (inv)

Table 12. TDM firmware pinouts

TDM8

BCLK (inv)



### 3.8 PDM



Figure 13. PDM firmware signal flow

The PDM firmware supports 16 input channels at 8, 11.025, 12, 16, 32, 44.1 and 48 kHz. PDM input data is received on J3, with two channels per physical data line as described on page 15. These 16 channels are mirrored in I2S format on J1 and are also received by the computer over USB.

Table 13. PDM firmware pinouts

| J1 pin |              | J3 pin |           |
|--------|--------------|--------|-----------|
| 1      | PDM Rx 1-2   | 1      | GND       |
| 2      | PDM Rx 9-10  | 2      | 3.3V      |
| 3      | PDM Rx 3-4   | 3      | PDM 1-2   |
| 4      | PDM Rx 11-12 | 4      | PDM 3-4   |
| 5      | PDM Rx 5-6   | 5      | PDM 5-6   |
| 6      | PDM Rx 13-14 | 6      | PDM 7-8   |
| 7      | PDM Rx 7-8   | 7      | PDM 9-10  |
| 8      | PDM Rx 15-16 | 8      | PDM 11-12 |
| 9      | MCLK         | 9      | PDM 13-14 |
| 10     | BCLK         | 10     | PDM 15-16 |
| 11     | GND          | 11     | PDM CLK   |
| 12     | LRCLK        | 12     | PDM CLK2  |



### 3.9 DSD



Figure 14. DSD firmware signal flow

There are two versions of the DSD firmware, one supporting stereo output and one supporting 8-channel output. Each operates in two modes: I2S and DSD.

- If the computer (via the music player program) sends PCM data, PCM data in I2S format is output on J1. See pages 11 and 12 for clock and timing information. As usual for I2S, two channels are multiplexed onto each physical pin. In PCM mode, sample rates from 44.1 to 384 kHz are supported. Pin 8 of J1 outputs logic-level 0.
- If the computer (via the music player program) sends DSD data either in native DSD format or DoP (DSD over PCM), then bitstream outputs are provided on J1, with each physical pin carrying a single channel. Native DSD supports DSD64, DSD128 and DSD256 rates while DoP supports DSD64 and DSD128. See page 16 for clock and timing information. Pin 8 of J1 outputs logic-level 1.

On Windows, the music player program will typically have a setting to enable either DoP or DSD bitstream output via the miniDSP ASIO driver. On Mac, native DSD is not supported, so the music player will need to be set to send DoP when playing DSD files.

|        | PCM r      | mode       | DSD r    | mode     |
|--------|------------|------------|----------|----------|
| J1 pin | 0i2o_DSD   | 0i8o_DSD   | 0i2o_DSD | 0i8o_DSD |
| 1      | Out Ch 1-2 | Out Ch 1-2 | Out Ch 2 | Out Ch 2 |
| 2      | _          | _          | _        | Out Ch 6 |
| 3      | _          | Out Ch 3-4 | _        | Out Ch 3 |
| 4      | _          | _          | _        | Out Ch 7 |
| 5      | _          | Out Ch 5-6 | _        | Out Ch 4 |
| 6      | _          | _          | _        | Out Ch 8 |
| 7      | _          | Out Ch 7-8 | _        | Out Ch 5 |
| 8      | Logic 0    | Logic 0    | Logic 1  | Logic 1  |
| 9      | MCLK       | MCLK       | MCLK     | MCLK     |
| 10     | BCLK       | BCLK       | BCLK     | BCLK     |
| 11     | GND        | GND        | GND      | GND      |
| 12     | LRCLK      | LRCLK      | Out Ch 1 | Out Ch 1 |

Table 14. DSD firmware pinouts



### 3.10 SAMPLE RATE SUMMARY

| Sample Rate | SPDIF_Only | TOSLINK_Only | I2S_SPDIF | I2S_TOSLINK | ADAT           | TDM 8 | <b>TDM 16</b> | <b>TDM 24</b> |
|-------------|------------|--------------|-----------|-------------|----------------|-------|---------------|---------------|
| 44100       | Υ          | Υ            | Υ         | Υ           | Υ              | Υ     | Υ             | Υ             |
| 48000       | Υ          | Υ            | Υ         | Υ           | Υ              | Υ     | Υ             | Υ             |
| 88200       | Υ          | Υ            | Υ         | Υ           | Y <sup>1</sup> | Υ     | Υ             |               |
| 96000       | Υ          | Υ            | Υ         | Υ           | Y <sup>1</sup> | Υ     | Υ             |               |
| 176400      | Υ          | Υ            | Υ         | Υ           |                |       |               | _             |
| 192000      | Υ          | Υ            | Υ         | Υ           |                |       |               |               |

| Sample Rate | AllRate | 0i2o_DSD (PCM) | 0i8o_DSD (PCM) | 0i2o_DSD (DSD) | 0i8o_DSD (DSD) | PDM |
|-------------|---------|----------------|----------------|----------------|----------------|-----|
| 8000        | Υ       |                |                |                |                | Υ   |
| 11025       | Υ       |                |                |                |                | Υ   |
| 12000       | Υ       |                |                |                |                | Υ   |
| 16000       | Υ       |                |                |                |                | Y   |
| 32000       | Υ       |                |                |                |                | Υ   |
| 44100       | Υ       | Υ              | Υ              |                |                | Υ   |
| 48000       | Υ       | Υ              | Υ              |                |                | Υ   |
| 88200       | Υ       | Υ              | Υ              |                |                |     |
| 96000       | Υ       | Υ              | Υ              |                |                |     |
| 176400      | Υ       | Υ              | Υ              |                |                |     |
| 192000      | Υ       | Υ              | Υ              |                |                |     |
| 352800      | Υ       | Υ              | Υ              |                |                |     |
| 384000      | Υ       | Υ              | Υ              |                |                |     |
| DSD64       |         |                |                | Υ              | Υ              |     |
| DSD128      |         |                |                | Υ              | Υ              |     |
| DSD256      |         |                |                | Y <sup>2</sup> | Y <sup>2</sup> |     |

<sup>&</sup>lt;sup>1</sup> 4 channels only at 88.2 and 96 kHz.

<sup>&</sup>lt;sup>2</sup> DSD256 is supported for native DSD only. DoP (DSD over PCM) is not supported for this rate.
miniDSP Ltd, Hong Kong / www.minidsp.com / Features and specifications subject to change without prior notice



### 4 Installation and Configuration – Windows

For use with Windows, the miniDSP driver must be installed. In addition, depending on your application, you may need to load different firmware into the MCHStreamer.

### 4.1 DOWNLOAD

If you purchased your product directly from miniDSP, your software will be available from the <u>User Downloads</u> section of the miniDSP website when your order ships. You will need to be logged into the website with the account you created when purchasing to access the download.

If you purchased your product from a miniDSP dealer, you will receive a coupon together with the product. Redeem this coupon and select the Plugin Group "MCHStreamer" at the link below:

• <a href="https://www.minidsp.com/support/redeem-coupon">https://www.minidsp.com/support/redeem-coupon</a>

The User Downloads link is visible from the dropdown menu at the top right of the website page:



Navigate to the **USB Audio Drivers** section and download the zip file under the heading **MCHStreamer**. Unzip the downloaded file by right-clicking on it and selecting "Extract All...".

### 4.2 USB DRIVER INSTALLATION

The USB driver enables Windows to stream audio to the MCHStreamer. In addition, it installs a control panel to help manage the MCHStreamer.

To install the driver, the MCHStreamer **must** be connected to the computer by USB. Go to the **Drv\_DFU\WinDrv** folder of the installation download and double-click on the installer:

miniDSP\_UAC2\_v4.67.0\_2019-08-15\_setup.exe

(The version number embedded in the filename may be different.)

We recommend accepting the default installation location. Once the driver installation completes, click the **Finish** button.



The Windows PC will not be able to communicate properly with the MCHStreamer if you did not have the MCHStreamer connected by USB when you ran the installer. If that is the case, you will need to uninstall the driver, connect the MCHStreamer and run the installer again.



### 4.3 LOADING FIRMWARE

If the default firmware loaded into your MCHStreamer as shipped is not suited for your application, you will need to load a different firmware version. The MCHStreamer kit has the I2S\_TOSLINK firmware loaded when shipped.

To load a different firmware version:

- 1. Connect the MCHStreamer to your computer via USB (if not already connected).
- 2. Navigate to the **Drv\_DFU\WinDrv\miniDSP\_UAC2\_DFU\_Win** folder of the software download.
- 3. Double-click on the **miniDSPUAC2Dfu.exe** program to run it:





- 4. Click on the **Browse** button and navigate to the plugin download folder and then the **Firmware** folder. Select the most suitable firmware file according to your application. See Section 3.
- 5. Click on the **Start** button.
- 6. You will get a progress bar as upgrade proceeds:



7. When it completes, you will see a message that the upgrade completed successfully:



- 8. Click on Exit.
- 9. That's it! You're done. You can now use your MCHStreamer with the new firmware.



### 4.4 UAC2 CONTROL PANEL

To configure the MCHStreamer, open the **miniDSP UAC2 Control Panel** (from Start Menu -> miniDSP Ltd). It has several tabs.

### **STATUS**

This tab shows the current sample rate of the MCHStreamer. This setting cannot be changed in the Control panel, but simply reflects the current sample rate of the MCHStreamer.



### **FORMAT**

This tab is present in firmware versions that allow a choice of different formats (for example, 24- or 32-bit output).





#### **CLOCK SOURCE**

This tab allows you to select the clock source: internally generated by the MCHStreamer and selected by the computer, or generated from the TOSLINK, ADAT, or SPDIF input.



#### **BUFFER SETTINGS**

The buffer settings are for those looking to optimize buffering and latency settings of the MCHStreamer. Note that changing these settings may result in unstable operation since such changes are dependent on the resources of the PC. For example, the lowest buffer size may require high amounts of CPU and memory, and may not work on some machines. If you do not require lowest latency, we recommend that you stay at the default safe settings.





### **VOLUME**

This tab contains a master volume control and individual level controls. There are two popup windows, for input and for output.

- o To reset the master volume control or a pair of channels to 0 dB (no attenuation), click the **0dB** button.
- o To mute all channels, click the speaker icon above "Master".
- o To mute a pair of channels, click the speaker icon above the label.
- o To control volume separately for each channel, click on the "Link" icon to turn it off.







### INFO

This pane shows information about the MCHStreamer.



### **ABOUT**





### 5 Installation and Configuration – Mac OS X

Mac OS X / macOS has native support for USB Audio class 2.0 devices, so no driver installation is required. However, depending on your application, you may need to load different firmware into the MCHStreamer.

### 5.1 DOWNLOAD

If you purchased your product directly from miniDSP, your software will be available from the <u>User Downloads</u> section of the miniDSP website when your order ships. You will need to be logged into the website with the account you created when purchasing to access the download.

If you purchased your product from a miniDSP dealer, you will receive a coupon together with the product. Redeem this coupon and select the Plugin Group "MCHStreamer" at the link below:

• <a href="https://www.minidsp.com/support/redeem-coupon">https://www.minidsp.com/support/redeem-coupon</a>

The User Downloads link is visible from the dropdown menu at the top right of the website page:



Navigate to the **USB Audio Drivers** section and download the zip file under the heading **MCHStreamer**. Unzip the downloaded file by double-clicking on it.



### 5.2 LOADING FIRMWARE

If the default firmware loaded into your MCHStreamer as shipped is not suited for your application, you will need to load a different firmware version. The MCHStreamer kit has the I2S\_TOSLINK firmware loaded when shipped.

#### To load firmware:

- 1. Connect the MCHStreamer to your computer via USB (if not already connected).
- 2. Navigate to the Drv\_DFU/Mac folder of the software download.
- 3. Double-click on the **miniDSP USB DFU.app** program to run it:





- 4. Click on the **Browse** button and navigate to the plugin download folder and then the **Firmware** folder. Select the most suitable firmware file according to your application. See Section 3.
- 5. Click on the **Start** button.
- 6. You will get a progress bar as the upgrade proceeds:



7. Once the firmware upgrade completes, you will see a message that the upgrade completed successfully:



- 8. Quit the **miniDSP USB DFU** application.
- 9. That's it! You're done. You can now use your MCHStreamer with the new firmware.



### 5.3 CONFIGURATION IN AUDIO MIDI SETUP

Open the program **Audio MIDI Setup** (in **Applications->Utilities**). Click on the device MCHStreamer that appears in the list on the left. This will display the input and output channels that the loaded firmware provides. The **Format** drop-down menu will show the supported bit depths and sample rates.



By default, the sample rate clock of the MCHStreamer is internally derived. With firmware that supports ADAT or TOSLINK, it can also be derived from the optical input by using the **Clock Source** selector:





The ADAT, I2S\_SPDIF, I2S\_TOSLINK, PDM, and TDM firmware are provided in two separate firmware files, each of which has a different USB ID. This enables two MCHStreamer devices to be connected at the same time.

For example, if more than eight ADAT channels are required, use two MCHStreamers and load firmware with different IDs into each. (That is, load ID4 into one MCHStreamer and ID5 into the other.) Depending on the specifics of your system setup (DAW, external hardware, etc.), you can then create a 16-channel aggregate device in Audio MIDI Setup:





### **6** Additional Information

### 6.1 SPECIFICATIONS

Computer connectivity USB 2.0, USB Audio Class 2 compliant

**Driver** Mac OS X: no driver required

Windows: driver provided

Audio resolution and

sample rate

See Section 3 of this manual.

**Power supply** USB-powered. Optional 5VDC power supply on 12-pin header J2.

**Dimensions (H x W x D)** 13 x 40 x 62 mm

### 6.2 OBTAINING SUPPORT

1. Check the forums on miniDSP.com to see if this issue has already been raised and a solution or solutions provided.

- 2. Contact miniDSP via the support portal at support.minidsp.com with:
  - a. The product information including OS version and version of driver installed (for Windows).
  - b. A clear explanation of the symptoms you are seeing.
  - c. A description of the troubleshooting steps you performed and the results obtained.